Title :
A formal approach to MpSoC performance verification
Author :
Richter, Kai ; Jersak, Marek ; Ernst, Rolf
Author_Institution :
Technische Univ. Braunschweig, Germany
fDate :
4/1/2003 12:00:00 AM
Abstract :
Multiprocessor system on chip designs use complex on-chip networks to integrate different programmable processor cores, specialized memories, and other components on a single chip. MpSoC have been become the architecture of choice in many industries. Their heterogeneity inevitably increases with intellectual-property integration and component specialization. System integration is becoming a major challenge in their design. Simulation is state of the art in MpSoC performance verification, but it has conceptual disadvantages that become disabling as complexity increases. Formal approaches offer a systematic alternative. The article presents a technology that uses event model interfaces and a novel event flow mechanism that extends formal analysis approaches from real-time system design into the multiprocessor system on chip domain.
Keywords :
circuit CAD; integrated circuit design; multiprocessing systems; performance evaluation; MpSoC heterogeneity; MpSoC performance verification; SoC performance verification; complex on-chip networks; component specialization; intellectual property integration; multiprocessor system; programmable processor cores; specialized memories; Control systems; Digital signal processing; Hardware; Intellectual property; Memory management; Network-on-a-chip; Operating systems; Resource management; Software systems; System-on-a-chip;
DOI :
10.1109/MC.2003.1193230