DocumentCode :
117910
Title :
Robustness study and CNFET realization of optimal logic circuit for ultralow power applications
Author :
Gupta, Puneet ; Islam, Aminul
Author_Institution :
Dept. of Electron. & Commun. Eng., Birla Inst. of Technol., Ranchi, India
fYear :
2014
fDate :
20-21 Feb. 2014
Firstpage :
618
Lastpage :
623
Abstract :
Subthreshold circuits have emerged as a strong alternative for ultralow power applications. This paper first investigates the output levels of the NAND and NOR gates in subthreshold region of operation and carries out analysis on various design metrics. Analysis mainly consists of estimation of propagation delay (tp) and power-delay product (PDP) as a function of supply voltage. It also performs variability analysis of performance metrics such as tp and PDP to determine the robustness of the NAND and NOR circuits in subthreshold regime. Four logic styles were carefully analyzed with a simulation test bench on HSPICE at 16-nm technology. The objective of the analysis is to identify suitable logic family with best performance and least variability with respect to tp and PDP under subthreshold condition, where circuits are susceptible to process, voltage and temperature (PVT) variations. Finally, optimal NAND and NOR circuit was implemented using CNFET technology to achieve even improved results in terms of propagation delay and PDP.
Keywords :
carbon nanotube field effect transistors; delays; logic circuits; CNFET realization; HSPICE; NAND gates; NOR gates; PDP; PVT variations; carbon nanotube field effect transistor; optimal logic circuit; power delay product; process voltage and temperature variations; propagation delay; simulation test bench; size 16 nm; subthreshold circuits; supply voltage; ultralow power applications; variability analysis; CNTFETs; Integrated circuit modeling; Logic gates; MOSFET; Measurement; Propagation delay; Power-delay product (PDP); propagation delay; subthreshold; ultralow power; universal gates; variability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Integrated Networks (SPIN), 2014 International Conference on
Conference_Location :
Noida
Print_ISBN :
978-1-4799-2865-1
Type :
conf
DOI :
10.1109/SPIN.2014.6777028
Filename :
6777028
Link To Document :
بازگشت