DocumentCode :
1179897
Title :
Analysis and optimal design of semi-insulator passivated high-voltage field plate structures and comparison with dielectric passivated structures
Author :
Goud, C. Basavana ; Bhat, K.N.
Author_Institution :
Dept. of Electr. Eng., IIT, Madras, India
Volume :
41
Issue :
10
fYear :
1994
fDate :
10/1/1994 12:00:00 AM
Firstpage :
1856
Lastpage :
1865
Abstract :
The influences of the field oxide thickness and the junction depth on the breakdown voltage of semi-insulator passivated planar junctions with the field plate are investigated using a 2D simulator. This is done by analyzing the two extreme situations: the planar junction with an infinitely long field plate, and the deep-depleted MOS structure having a finite size. This rather unconventional approach has offered a new physical insight into the role of the metal field plate and has revealed that the severe field crowding associated with a shallow planar junction can be greatly suppressed by using a thin field oxide. The breakdown voltage and the optimal field oxide thickness of the semi-insulator passivated field plate structures remain nearly constant over a wide variation in the junction depth, and therefore such structures are attractive for realizing high-voltages in vertical devices fabricated by low-voltage IC technology. The influences of the field plate width and the inter-electrode spacing are studied by the conventional approach, and a simple and widely applicable design guideline is given for both the nonpunchthrough and the punchthrough type structures. The influence of the surface charge in the range 0 to 1012 cm-2 is found to be negligible. The semi-insulator passivated and the dielectric passivated field plate structures are compared under optimal conditions. This suggests that the semi-insulator passivated structures are attractive when thin field oxide and a shallow planar junction are needed and that the dielectric passivated structures are better when compactness is desired
Keywords :
MOS integrated circuits; electric breakdown of solids; integrated circuit technology; passivation; power integrated circuits; 2D simulator; IC technology; breakdown voltage; deep-depleted MOS structure; dielectric passivated structures; field crowding; field oxide thickness; high-voltage metal field plate; nonpunchthrough type structures; optimal design; punchthrough type structures; semi-insulator passivated structures; shallow planar junction; surface charge; vertical devices; Boundary conditions; Dielectric devices; Dielectric films; Doping profiles; Fabrication; Guidelines; Passivation; Power integrated circuits; Robustness; Silicon;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.324599
Filename :
324599
Link To Document :
بازگشت