Title :
“Split ADC” Background Linearization of VCO-Based ADCs
Author :
McNeill, John A. ; Majidi, Rabeeh ; Jianping Gong
Author_Institution :
Electr. & Comput. Eng. Dept., Worcester Polytech. Inst., Worcester, MA, USA
Abstract :
A lookup-table digital correction technique using “split ADC” calibration is used for linearization of VCO-based ADCs. Simulation results in a 45 nm CMOS process targeting 10 b and 12 b resolutions show ENOB of 9.58 b and 11.5 b, with convergence times for background calibration adaptation of 380 ms and 5.7 s, respectively. The background LMS procedure is tolerant of different input signals and provides linearity calibration over the range covered by the input signal excursion. An input dither of 3% of the ADC reference enables absolute accuracy in scale factor calibration. Design tradeoffs related to the VCO V-to-f characteristic, lookup table size, and convergence properties of the LMS adaptation loop are discussed.
Keywords :
CMOS analogue integrated circuits; analogue-digital conversion; calibration; least mean squares methods; table lookup; voltage-controlled oscillators; CMOS process; ENOB; VCO-based ADC; background LMS procedure; background calibration adaptation; input signal excursion; lookup-table digital correction technique; size 45 nm; split ADC background linearization; time 380 ms; time 5.7 ms; CMOS integrated circuits; CMOS technology; Calibration; Linearity; Table lookup; Voltage control; Voltage-controlled oscillators; Analog-digital conversion; VCO-based ADC; calibration; digital background calibration; self-calibrating;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2014.2354751