DocumentCode :
1181870
Title :
Placement and average interconnection lengths of computer logic
Author :
Donath, Wilm E.
Volume :
26
Issue :
4
fYear :
1979
fDate :
4/1/1979 12:00:00 AM
Firstpage :
272
Lastpage :
277
Abstract :
The length of the interconnections for a placement of logic gates is an important variable in the estimation of wiring space requirements, delay values, and power dissipation. A formula for an upper bound on expected average interconnection length, based on partitioning results, is given for linear and square arrays of gates. This upper bound gives significantly lower interconnection length than the bound based upon random placement. Actual placements give average interconnection lengths of about half the upper bound given by theory.
Keywords :
Graph theory and combinatorics; Layout; Logic circuits; Capacitance; Delay estimation; Design engineering; Integrated circuit interconnections; Logic design; Logic gates; Upper bound; Wire; Wiring; Yield estimation;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1979.1084635
Filename :
1084635
Link To Document :
بازگشت