DocumentCode :
1182240
Title :
Systematic fault simulation in an analog circuit simulator
Author :
Jagodnik, John E. ; Wolfson, Marvin S.
Volume :
26
Issue :
7
fYear :
1979
fDate :
7/1/1979 12:00:00 AM
Firstpage :
549
Lastpage :
554
Abstract :
With the recent increase in both fault isolation and fault tolerant design, automated and systematic methods of analyzing fault situations and their impact on the operation of solid-state circuitry are becoming increasingly important. In this paper we will explore the philosophy and techniques behind the design of a system for simulating various catastrophic failures in integrated circuits which is being implemented in a commercially available nodal circuit simulator ISPICE. We address the issues of how certain failure conditions can be identified and simulated, how certain sets of such conditions can be identified and used to reduce the cost of such a simulation without impacting the results, and how well structured reports can reduce large volumes of data to easily interpreted results. Finally, we also explore some of the more elaborate analysis and reporting techniques we expect to include in future implementations of automated fault diagnosis software.
Keywords :
Analog integrated circuits; Fault diagnosis; Integrated circuit testing; Integrated circuits, analog; Software-simulations; Analog circuits; Analytical models; Circuit faults; Circuit simulation; Circuit synthesis; Failure analysis; Fault diagnosis; Sensitivity analysis; Solid modeling; Solid state circuit design;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1979.1084671
Filename :
1084671
Link To Document :
بازگشت