DocumentCode :
1182579
Title :
Novel on-chip circuit for jitter testing in high-speed PLLs
Author :
Cazeaux, José Manuel ; Omaña, Martin ; Metra, Cecilia
Author_Institution :
Dipt. di Elettronica, Univ. of Bologna, Italy
Volume :
54
Issue :
5
fYear :
2005
Firstpage :
1779
Lastpage :
1788
Abstract :
We propose a novel on-chip circuit to measure the jitter present at the output of phase-locked loops (PLLs) used for generating phase-synchronous, frequency-multiplied clocks. This measure is performed at every period of the PLL reference clock, and a digital output encoded by means of a thermometer code is obtained. Such a digital output is then analyzed in order to confirm on-chip whether or not the jitter is within specifications. Our proposed circuit is able to test PLLs providing an output frequency in the gigahertz range. Compared to alternate techniques, that proposed here requires lower costs in terms of area overhead (requiring an area <12% of the PLLs´ area) and circuit complexity, while featuring higher or comparable accuracy and lower or comparable test time.
Keywords :
circuit complexity; clocks; digital phase locked loops; integrated circuit testing; jitter; PLL; circuit complexity; digital output; frequency-multiplied clocks; jitter testing; on-chip circuit; on-chip measurement; phase-locked loops; phase-synchronous; thermometer code; Built-in self-test; Circuit testing; Clocks; Counting circuits; Crosstalk; Frequency; Jitter; Phase locked loops; Phase measurement; Power supplies; Jitter; on-chip measurement; phase-locked loops (PLLs); testing;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2005.855104
Filename :
1514626
Link To Document :
بازگشت