DocumentCode :
1182606
Title :
Implementation of true single-phase clock D flipflops
Author :
Huang, C.G.
Author_Institution :
Comput. Lab., Oxford Univ.
Volume :
30
Issue :
17
fYear :
1994
fDate :
8/18/1994 12:00:00 AM
Firstpage :
1373
Lastpage :
1374
Abstract :
A D flipflop is a basic element in logic design. The author presents a D flipflop implementation. Unlike a traditional implementation in which two complementary D latches are connected in series, the presented circuit is based on a single stage of precharged cascade differential voltage switch logic (CVSL). The main advantages of the D flipflop are that it has a true single phase clocking scheme, i.e. no clock inversion signal is needed, has a low clock load capacitance, and is glitch free and race free
Keywords :
cascade networks; clocks; flip-flops; D flipflop; cascade differential voltage switch logic; glitch free; load capacitance; logic design; race free; single phase clocking;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19940938
Filename :
326334
Link To Document :
بازگشت