Title :
Realistic testability estimates for CMOS ICs
Author :
Dalpasso, Marcello ; Favalli, Michele ; Olivo, Piero ; Teixeira, J.P.
Author_Institution :
Dipartimento di Elettronica Inf. e Sistemistica, Bologna Univ.
fDate :
9/15/1994 12:00:00 AM
Abstract :
The authors highlight the importance of properly considering the probability of occurrence of faults in order to obtain an accurate estimate of the actual testability of a designed digital integrated circuit, along with adopting realistic parametric bridging fault modelling. The testability estimates performed on several benchmark circuits have shown that the equiprobable assumption for the fault occurrence leads to unnecessarily pessimistic values of expected fault coverage; hence, BIST design should be layout-driven, in order to obtain higher effectiveness of self-testing (improved defect coverage, and shorter test length)
Keywords :
CMOS integrated circuits; built-in self test; design for testability; digital integrated circuits; fault location; integrated circuit testing; integrated logic circuits; logic testing; probability; BIST design; CMOS ICs; IC testing; digital IC; fault coverage; fault occurrence; integrated circuit; parametric bridging fault modelling; probability; self-testing; testability estimates;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19941091