DocumentCode :
1185012
Title :
Two-dimensional stochastic model for interconnections in master slice integrated circuits
Author :
Gamal, Abbas El
Volume :
28
Issue :
2
fYear :
1981
fDate :
2/1/1981 12:00:00 AM
Firstpage :
127
Lastpage :
138
Abstract :
Two-dimenslonal stochastic models for Interconnections in master slice LSI are described. Several limit theorems are derived for estimating the wiring area on large chips in terms of average wire length \\bar{R} , average number of wires emanating from each logic block \\lambda , and wire trajectory parameters. The expected value of the maximum number of tracks per channel on an N \\times N chip is shown to be less than O(\\ln N) as long as \\bar{R} does not grow faster than O(\\ln N) . If \\bar{R} > O(\\ln N) , then the expected maximum number of tracks is O(\\bar{R}) . Simple bounds on the expected wiring area are given and numerical results compared to the earlier work by Helier et al.
Keywords :
Large-scale integration; Layout; Helium; Integrated circuit interconnections; Integrated circuit layout; Integrated circuit modeling; Large scale integration; Logic arrays; Stochastic processes; Trajectory; Wire; Wiring;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1981.1084958
Filename :
1084958
Link To Document :
بازگشت