Two-dimenslonal stochastic models for Interconnections in master slice LSI are described. Several limit theorems are derived for estimating the wiring area on large chips in terms of average wire length

, average number of wires emanating from each logic block

, and wire trajectory parameters. The expected value of the maximum number of tracks per channel on an

chip is shown to be less than

as long as

does not grow faster than

. If

, then the expected maximum number of tracks is

. Simple bounds on the expected wiring area are given and numerical results compared to the earlier work by Helier et al.