DocumentCode :
1185162
Title :
The maximum sampling rate of digital filters under hardware speed constraints
Author :
Renfors, Markku ; Neuvo, Yrjö
Volume :
28
Issue :
3
fYear :
1981
fDate :
3/1/1981 12:00:00 AM
Firstpage :
196
Lastpage :
202
Abstract :
This paper presents a framework for Fiding efficient multiprocessor realizations of digital filters. Based on simple graph-theoretic concepts, a method is derived for determining the minimal sampling period of a given digital filter structure when the speed of arithmetic operations is given but the number of processing units Is unlimited. It Is shown how realistic hardware implementations can be found and evaluated by using the timing diagram of this maximal rate realization as a starting point. The minimal sampling periods of several common digital filter structures are given in terms of addition and multiplication times.
Keywords :
DSP; Digital filters; Digital signal processing (DSP); Multiprocessing; Concurrent computing; Delay effects; Digital arithmetic; Digital filters; Digital signal processing; Filtering algorithms; Hardware; Parallel processing; Sampling methods; Timing;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1981.1084972
Filename :
1084972
Link To Document :
بازگشت