Title :
Interfacial stress analysis in TSVs by considering the sidewall scallop
Author :
Wu Wei ; Qin Fei ; Li Wei ; Shi Ge
Author_Institution :
Coll. of Mech. Eng. & Appl. Electron. Technol., Beijing Univ. of Technol., Beijing, China
Abstract :
Through-silicon via (TSV) technology has been the core of the next generation of 3D integration. Although some TSV reliability issues have been addressed in some literatures, but the sidewall scallop resulted from Bosch etch process has not been thoroughly investigated. In this paper, we focus on the effects of different sidewall scallops on the interfacial stress evolution. An axi-symmetric single TSV model which contains three interfaces (Cu/Ta, Ta/SiO2, SiO2/Si) is taken into consideration. Besides, different from other FEM models adopted for TSV analysis, the roughness factors λ and h are employed to character the sidewall scallop. Based on the FEM results, the influence of geometric parameters such as the thickness of Ta layer and the morphology of the sidewall scallop are investigated to develop guidelines for TSV design. At last, the equation of which λ and h should be satisfied is proposed, and provides the guidelines for Bosch etch process.
Keywords :
copper; finite element analysis; integrated circuit modelling; integrated circuit reliability; silicon compounds; stress analysis; tantalum; three-dimensional integrated circuits; 3D integration; Bosch etch process; Cu-Ta; FEM models; SiO2-Si; TSV reliability; Ta-SiO2; axi-symmetric single TSV model; geometric parameters; interfacial stress analysis; interfacial stress evolution; roughness factors; sidewall scallop; through-silicon via technology; Finite element analysis; Packaging; Reliability; Silicon; Tensile stress; Through-silicon vias; Interfacial stress; Scallop; Through-silicon-via(TSV);
Conference_Titel :
Electronic Packaging Technology (ICEPT), 2014 15th International Conference on
Conference_Location :
Chengdu
DOI :
10.1109/ICEPT.2014.6922747