DocumentCode :
1185942
Title :
A design of CMOS polycell for LSI circuits
Author :
Kang, Sung Mo
Volume :
28
Issue :
8
fYear :
1981
fDate :
8/1/1981 12:00:00 AM
Firstpage :
838
Lastpage :
843
Abstract :
We have designed CMOS polycells with a uniform height for LSI random logic circuits. The design objective was to minimize the product of propagation delay and chip area while allowing noise margins to be at least 25 percent of V_{dd} . Designable parameters were identified to be channel widths in p -type and n -type transistors. Analytical models were derived to show the existence of an optimal solution point. Physical interpretations of models were also given. SPICE was used to simulate propagation delays and noise margins in inverter (INR), 2- and 3-input NAND and NOR gates under worst-case conditions. The chip performance of polycell-based CMOS circuits was then estimated by averaging performances of these five logic gates. With 3.5-{\\mu}m design rules, the channel widths in p -channel and n -channel transistors were designed to be 35{\\mu}m and 17{\\mu}m , respectively.
Keywords :
CMOS integrated circuits, logic; Analytical models; CMOS logic circuits; Circuit noise; Circuit simulation; Inverters; Large scale integration; Logic circuits; Propagation delay; SPICE; Semiconductor device modeling;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1981.1085042
Filename :
1085042
Link To Document :
بازگشت