Title :
Modeling and analysis of TSV noise coupling and suppression methods for 20nm node and beyond
Author :
Runiu Fang ; Xin Sun ; Yufeng Jin ; Min Miao
Author_Institution :
Nat. Key Lab. of Sci. & Technol. on Micro/Nano Fabrication, Peking Univ., Beijing, China
Abstract :
With the technology nodes keep advancing, the application of TSV(Through Silicon Via) technology in 3D integration is faced with more challenges. The shift from via-last to via-middle fabrication scheme, the ever-increasing density of TSV, the reduction in supply voltage and the increase in frequency of on-chip local clock, all pose threat to signal/power integrity of the TSV system. In this paper, the noise coupling effect between TSVs and corresponding suppression methods were modeled and analyzed. Effect of variations of structural parameters on noise coupling are investigated and results are explained based on specifications of advanced technology node. In order to alleviate noise effect under fine pitch scenario, different noise suppression methods are discussed and compared. The guard-ring didn´t demonstrate much noise reduction over the whole frequency spectrum, with slightly better performance within the low frequency range. The buried oxide layer of SOI technology also showed little suppression effect in blocking substrate noise. However, the TSV array scheme is significantly effective in noise suppression over the whole frequency spectrum.
Keywords :
fine-pitch technology; integrated circuit modelling; integrated circuit noise; integrated circuit packaging; interference suppression; silicon-on-insulator; three-dimensional integrated circuits; 3D integration; SOI technology; TSV array scheme; TSV noise coupling effect; TSV noise suppression methods; advanced technology node; blocking substrate noise; buried oxide layer; fine pitch scenario; frequency spectrum; guard-ring; low frequency range; on-chip local clock frequency; signal-power integrity; size 20 nm; structural parameters; supply voltage reduction; through silicon via technology; via-last to via-middle fabrication scheme; Clocks; Couplings; Noise; Silicon; Substrates; Three-dimensional displays; Through-silicon vias; 20nm; Guard ring; Noise coupling; TSV;
Conference_Titel :
Electronic Packaging Technology (ICEPT), 2014 15th International Conference on
Conference_Location :
Chengdu
DOI :
10.1109/ICEPT.2014.6922766