Title :
Internal behavior of BCD ESD protection devices under TLP and very-fast TLP stress
Author :
Blaho, Matej ; Zullino, Lucia ; Wolf, Heinrich ; Stella, Roberto ; Andreini, Antonio ; Gieser, Horst A. ; Pogany, Dionyz ; Gornik, Erich
Author_Institution :
Inst. for Solid State Electron., Vienna Univ. of Technol., Austria
Abstract :
BCD electrostatic discharge (ESD) protection npn devices with different layout variations are analyzed experimentally and by device simulation. The device internal thermal and free carrier density distributions during the transmission line pulse (TLP) and very-fast transmission line pulse (vf-TLP) stresses are studied by a backside transient interferometric mapping technique. The lateral part of the npn transistor dominates the devices operation. The action of the vertical part of the transistor is influenced by the device layout. Experimentally observed activity of both parts of the npn transistor is well reproduced by the simulation. The devices exhibit an excellent ESD performance at both TLP and vf-TLP stress.
Keywords :
BIMOS integrated circuits; bipolar transistors; carrier density; circuit simulation; electrostatic discharge; integrated circuit layout; interferometry; semiconductor device testing; BCD ESD protection devices; backside transient interferometric mapping; bipolar-CMOS-DMOS; charged device model; device simulation; electrostatic discharge; free carrier density distributions; internal behavior; npn devices; npn transistor; optical interferometry; thermal density distribution; transmission line pulse; very-fast TLP stress; very-fast TLP testing; Analytical models; Charge carrier density; Electrostatic analysis; Electrostatic discharge; Electrostatic interference; Internal stresses; Power system transients; Protection; Thermal stresses; Transmission lines;
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
DOI :
10.1109/TDMR.2004.836164