DocumentCode :
1186637
Title :
Characterization and reliability of dual high-k gate dielectric stack (poly-Si-HfO2-SiO2) prepared by in situ RTCVD process for system-on-chip applications
Author :
Lee, S.J. ; Choi, C.H. ; Kamath, A. ; Clark, R. ; Kwong, D.L.
Author_Institution :
Silicon Nano Device Lab., Nat. Univ. of Singapore, Singapore
Volume :
24
Issue :
2
fYear :
2003
Firstpage :
105
Lastpage :
107
Abstract :
We investigate for the first time the possibility of integrating chemical vapor deposition (CVD) HfO/sub 2/ into the multiple gate dielectric system-on-a-chip (SoC) process in the range of 6-7 nm, which supports higher voltage (2.5-5 V operation/tolerance). Results show that CVD HfO/sub 2/-SiO/sub 2/ stacked gate dielectric (EOT =6.2 nm) exhibits lower leakage current than that of SiO/sub 2/ (EOT =5.7 nm) by a factor of /spl sim/10/sup 2/, with comparable interface quality (D/sub it//spl sim/1/spl times/10/sup 10/ cm/sup -2/eV/sup -1/). The presence of negative fixed charge is observed in the HfO/sub 2/-SiO/sub 2/ gate stack. In addition, the addition of HfO/sub 2/ on SiO/sub 2/ does not alter the dominant conduction mechanism of Fowler-Nordheim tunneling in the HfO/sub 2/-SiO/sub 2/ gate stack. Furthermore, the HfO/sub 2/-SiO/sub 2/ gate stack shows longer time to breakdown T/sub BD/ than SiO/sub 2/ under constant voltage stress. These results suggest that it may be feasible to use such a gate stack for higher voltage operation in SoC, provided other key requirements such as V/sub t/ stability (charge trapping under stress) can be met and the negative fixed charge eliminated.
Keywords :
CMOS integrated circuits; MOS capacitors; chemical vapour deposition; dielectric thin films; electric breakdown; hafnium compounds; leakage currents; rapid thermal processing; semiconductor device reliability; silicon compounds; system-on-chip; tunnelling; 2.5 to 5 V; 6 to 7 nm; CVD HfO/sub 2/; CVD HfO/sub 2/-SiO/sub 2/ stacked gate dielectric; Fowler-Nordheim tunneling; MOS capacitors; Si-HfO/sub 2/-SiO/sub 2/; charge trapping under stress; chemical vapor deposition; constant voltage stress; dominant conduction mechanism; in situ RTCVD process; interface quality; leakage current; multiple gate dielectric system-on-a-chip process; negative fixed charge; poly-Si-HfO/sub 2/-SiO/sub 2/ dual high-k gate dielectric stack; reliability; system-on-chip CMOS technology; threshold voltage stability; time to breakdown; Breakdown voltage; CMOS technology; Chemical vapor deposition; Dielectrics; Hafnium oxide; Large scale integration; Leakage current; Stress; System-on-a-chip; Tunneling;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2002.807712
Filename :
1196031
Link To Document :
بازگشت