DocumentCode :
1188351
Title :
A Programmable 25-MHz to 6-GHz K/L Frequency Multiplier With Digital K_{\\rm vco} Compensat
Author :
Kim, Jae Y. ; Yao, Chih-Wei ; Willson, Alan N., Jr.
Author_Institution :
Electr. Eng. Dept., Univ. of California, Los Angeles, CA
Volume :
56
Issue :
5
fYear :
2009
fDate :
5/1/2009 12:00:00 AM
Firstpage :
865
Lastpage :
876
Abstract :
A programmable rational-K/L frequency multiplier that can synthesize any frequency between 25 MHz and 6 GHz from an input clock ranging from 1 to 5.5 GHz is presented. The architecture employs a fractional-N input clock divider followed by a fractional- N PLL. In contrast to conventional architectures, this allows large K and L, whose maximum values are limited only by the word-length of digital SigmaDelta modulators. Additionally, to alleviate large K vco variation and fractional spurs, which are inevitable in wide tuning range VCOs and fractional-N synthesizers, new compensation techniques are implemented without involving additional circuitry. This is an ideal solution to support a programmable serializer/deserializer on a field-programmable gate array.
Keywords :
UHF frequency convertors; field programmable gate arrays; frequency dividers; frequency multipliers; frequency synthesizers; phase locked loops; sigma-delta modulation; voltage-controlled oscillators; VCO; digital Kvco compensation technique; digital SigmaDelta modulator; field-programmable gate array; fractional-N PLL; fractional-N input clock divider; frequency 25 MHz to 6 GHz; frequency synthesis; programmable K/L frequency multiplier; Field-programmable gate array (FPGA); fractional-$N$ ; frequency synthesizer; phase-locked loop (PLL); sigma-delta modulator (SDM);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2009.2017114
Filename :
4799143
Link To Document :
بازگشت