DocumentCode :
1188467
Title :
Efficient test access mechanism optimization for system-on-chip
Author :
Iyengar, Vikram ; Chakrabarty, Krishnendu ; Marinissen, Erik Jan
Author_Institution :
Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
Volume :
22
Issue :
5
fYear :
2003
fDate :
5/1/2003 12:00:00 AM
Firstpage :
635
Lastpage :
643
Abstract :
Test access mechanisms (TAMs) are an important component of a system-on-chip (SOC) test architecture. TAM optimization is necessary to minimize the SOC testing time. We present a fast, heuristic technique for TAM optimization and demonstrate its scalability for several industrial SOCs. Since the TAM optimization problem is NP-hard, recently proposed methods based on integer linear programming and exhaustive enumeration can be used to design limited test architectures with only a very small number of TAMs in a reasonable amount of time. In this paper, we explore a larger solution-space to design efficient test architectures with more TAMs. We show that the SOC testing times obtained using the new heuristic algorithm are comparable to or lower than the testing times obtained using enumeration. Moreover, significant reduction can be obtained in the CPU time compared to enumeration.
Keywords :
VLSI; circuit CAD; circuit optimisation; integrated circuit design; integrated circuit testing; system-on-chip; NP-hard problem; SoC test architecture; core-based systems; embedded core testing; fast heuristic algorithm; modular testing; scalability; system-on-chip; test access mechanism optimization; testing time; Circuit testing; Design automation; Design optimization; Heuristic algorithms; Integer linear programming; Pins; Scalability; System testing; System-on-a-chip; Wires;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2003.810737
Filename :
1196206
Link To Document :
بازگشت