DocumentCode :
1188487
Title :
Optimal circuit clustering for delay minimization under a more general delay model
Author :
Sze, C.N. ; Wang, Ting-Chi
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
Volume :
22
Issue :
5
fYear :
2003
fDate :
5/1/2003 12:00:00 AM
Firstpage :
646
Lastpage :
651
Abstract :
This paper considers the area-constrained clustering of combinational circuits for delay minimization under a more general delay model, which practically takes variable interconnect delay into account. Our delay model is particularly applicable when allowing the back-annotation of actual delay information to drive the clustering process. We present a vertex grouping technique and integrate it with the algorithm (Rajaraman and Wong, 1995) such that our algorithm can be proved to solve the problem optimally in polynomial time.
Keywords :
VLSI; circuit CAD; circuit optimisation; combinational circuits; delays; directed graphs; integrated circuit interconnections; logic CAD; VLSI; area-constrained clustering; back-annotation; combinational circuits; delay minimization; delay model; optimal circuit clustering; polynomial time; variable interconnect delay; vertex grouping technique; Algorithm design and analysis; Circuits; Clustering algorithms; Delay; Design automation; Filters; Logic; Minimization; Partitioning algorithms; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2003.810746
Filename :
1196208
Link To Document :
بازگشت