DocumentCode :
1189199
Title :
FPGA Design for Timing Yield Under Process Variations
Author :
Kumar, Akhilesh ; Anis, Mohab
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Waterloo, Waterloo, ON, Canada
Volume :
18
Issue :
3
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
423
Lastpage :
435
Abstract :
Yield loss due to timing failures results in diminished returns for field-programmable gate arrays (FPGAs), and is aggravated under increased process variations in scaled technologies. The uncertainty in the critical delay of a circuit under process variations exists because the delay of each logic element in the circuit is no longer deterministic. Traditionally, FPGAs have been designed to manage process variations through speed binning, which works well for inter-die variations, but not for intra-die variations resulting in reduced timing yield for FPGAs. FPGAs present a unique challenge because of their programmability and unknown end user application. In this paper, a novel architecture and computer-aided design co-design technique is proposed to improve the timing yield. Experimental results indicate that the use of proposed design technique can achieve timing yield improvement of up to 68%.
Keywords :
field programmable gate arrays; hardware-software codesign; logic CAD; timing; FPGA design; codesign technique; computer-aided design; field-programmable gate arrays; interdie variations; process variations; speed binning; timing failures; timing yield loss; Architecture; delay estimation; design automation; field programmable gate arrays (FPGAs); reliability;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2011555
Filename :
4799224
Link To Document :
بازگشت