DocumentCode :
1189890
Title :
Design and implementation of timing model in HDTV encoder
Author :
Wang, Feng ; Zhang, Wenjun ; Yu, Songyu
Author_Institution :
Inst. of Image Commun. & Inf. Process., Jiao Tong Univ., Shanghai, China
Volume :
48
Issue :
4
fYear :
2002
Firstpage :
908
Lastpage :
912
Abstract :
This paper describes timing and synchronization considerations in the development of the third generation HDTV encoder in China. The hardware implementation of STC is given out, which synchronizes with the input video signal precisely. The design of timing stamps such as PCR, presentation time stamp (PTS) and decoding timing stamp (DTS) is discussed in detail. In addition, the implementation method of these timing stamps is presented. To implement the functions such as synchronization of audio and video presentation, frame reordering and buffer manager in the decoder, three empiric formulas are introduced, which are suitable for hardware implementation. The practical testing shows that the encoder is working properly. Compared to the past two HDTV encoders, the timing and synchronization system presented is stable and easy to implement.
Keywords :
data compression; decoding; high definition television; synchronisation; timing; video coding; China; DTS; HDTV encoder; PCR; PTS; STC; audio presentation; buffer manager; decoding timing stamp; frame reordering; hardware implementation; input video signal synchronization; presentation time stamp; synchronization system; timing model; timing stamps; timing system; video presentation; Decoding; Delay; Digital TV; HDTV; Hardware; Information processing; Prototypes; Synchronization; TV broadcasting; Timing;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2003.1196419
Filename :
1196419
Link To Document :
بازگشت