DocumentCode
1191024
Title
SAMBA-Bus: A High Performance Bus Architecture for System-on-Chips
Author
Lu, Ruibing ; Cao, Aiqun ; Koh, Cheng-Kok
Author_Institution
Synopsys Inc., Mountain View, CA
Volume
15
Issue
1
fYear
2007
Firstpage
69
Lastpage
79
Abstract
A high performance communication architecture, SAMBA-bus, is proposed in this paper. In SAMBA-bus architecture, multiple compatible bus transactions can be performed simultaneously with only a single bus access grant from the bus arbiter. Experimental results show that, compared with a traditional bus architecture, the SAMBA-bus architecture can have up to 3.5 times improvement in the effective bandwidth, and up to 15 times reduction in the average communication latency. In addition, the performance of SAMBA-bus architecture is affected only slightly by arbitration latency, because bus transactions can be performed without waiting for the bus access grant from the arbiter. This feature is desirable in SoC designs with large numbers of modules and long communication delay between modules and the bus arbiter
Keywords
system buses; system-on-chip; SAMBA-bus; bus access grant; bus arbiter; bus communication architecture; on-chip communication; system-on-chip; Added delay; Bandwidth; Bridges; Costs; Delay effects; Object detection; Scalability; Silicon; System-on-a-chip; Topology; Bus communication architecture; on-chip communication; simultaneous multiple accesses;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2007.891091
Filename
4114366
Link To Document