DocumentCode :
1191837
Title :
Fast recursive filtering with multiple slow processing elements
Author :
Lu, Hui-Hung ; Lee, Edward ; Messerschmitt, David G.
Volume :
32
Issue :
11
fYear :
1985
fDate :
11/1/1985 12:00:00 AM
Firstpage :
1119
Lastpage :
1129
Abstract :
This paper describes systolic realizations of FIR and IIR digital filters with sample rates much higher than the speed of a single "arithmetic unit" or "processing element." The architecture trades increased throughput for increased latency. For IIR filters, the technique is based on block-state filter descriptions in which the state update matrix is converted to triangular or "quasi-triangular" form via a unitary or orthogonal similarity transformation. The effect of this transformation on the roundoff noise is examined in the Appendix. The latency, complexity, and suitability to VLSI implementations are considered, as well as an attractive application to interpolation and decimation.
Keywords :
Digital filters; FIR (finite-duration impulse-response) digital filters; IIR digital filters; Systolic arrays; VLSI; Very large-scale integration (VLSI); Delay; Digital arithmetic; Digital filters; Filtering; Finite impulse response filter; IIR filters; Interpolation; Matrix converters; Throughput; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1985.1085646
Filename :
1085646
Link To Document :
بازگشت