DocumentCode :
1194385
Title :
Methodology on extracting compact layout rules for latchup prevention in deep-submicron bulk CMOS technology
Author :
Ker, Ming-Dou ; Lo, Wen-Yu
Author_Institution :
Nanoelectronics & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Volume :
16
Issue :
2
fYear :
2003
fDate :
5/1/2003 12:00:00 AM
Firstpage :
319
Lastpage :
334
Abstract :
An experimental methodology to find area-efficient compact layout rules to prevent latchup in bulk complimentary metal-oxide-semiconductor (CMOS) integrated circuits (ICs) is proposed. The layout rules are extracted from the test patterns with different layout spacings or distances. A new latchup prevention design by adding the additional internal double guard rings between input/output cells and internal circuits is first reported in the literature, and its effectiveness has been successfully proven in three different bulk CMOS processes. Through detailed experimental verification including temperature effect, the proposed methodology to extract compact layout rules has been established to save silicon area of CMOS ICs but still to have high enough latchup immunity. This proposed methodology has been successfully verified in a 0.5-μm nonsilicided, a 0.35-μm silicided, and a 0.25-μm silicided shallow-trench-isolation bulk CMOS processes.
Keywords :
CMOS integrated circuits; integrated circuit layout; isolation technology; 0.25 micron; 0.35 micron; 0.5 micron; area-efficient compact layout rules; deep-submicron bulk CMOS technology; experimental methodology; input/output cells; internal circuits; internal double guard rings; latchup immunity; latchup prevention; layout spacings; layout spacings distances; nonsilicided shallow-trench-isolation bulk CMOS; silicided shallow-trench-isolation bulk CMOS; silicon area; temperature effect; test patterns; CMOS integrated circuits; CMOS process; CMOS technology; Equivalent circuits; Integrated circuit layout; Integrated circuit technology; Isolation technology; Microelectronics; Silicon on insulator technology; Testing;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2003.811885
Filename :
1198046
Link To Document :
بازگشت