DocumentCode :
1197093
Title :
Design of very low sensitivity low-pass switched-capacitor ladder filters
Author :
Inoue, Takahiro ; Ueno, Fumio
Volume :
34
Issue :
5
fYear :
1987
fDate :
5/1/1987 12:00:00 AM
Firstpage :
524
Lastpage :
532
Abstract :
Design techniques are described for very low sensitivity low-pass switched-capacitor (SC) ladder filters whose worst-case sensitivities become zero at some specific frequency points. The proposed techniques are based on time sharing of the circuit elements and on implementing parasitics-compensated SC building blocks. Two design methods are proposed: an approximate design for LDI all-pole low-pass SC ladders and an exact design for bilinear elliptic low-pass SC ladders. The approximation error in the former is practically negligible by suitably choosing the clock frequency. The advantage of this approach is that a very low sensitivity property is achieved together with a small capacitance spread, a small total capacitance, and a small operational-amplifier count.
Keywords :
Low-pass filters; Sensitivity; Switched-capacitor filters; Active filters; Clocks; Design methodology; Frequency; Low pass filters; Parasitic capacitance; Passband; Reflection; Resistors; Time sharing computer systems;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1987.1086176
Filename :
1086176
Link To Document :
بازگشت