• DocumentCode
    1201541
  • Title

    Power modeling and characteristics of field programmable gate arrays

  • Author

    Li, Fei ; Lin, Yan ; He, Lei ; Chen, Deming ; Cong, Jason

  • Author_Institution
    Dept. of Electr. Eng., Univ. of California, Los Angeles, CA, USA
  • Volume
    24
  • Issue
    11
  • fYear
    2005
  • Firstpage
    1712
  • Lastpage
    1724
  • Abstract
    This paper studies power modeling for field programmable gate arrays (FPGAs) and investigates FPGA power characteristics in nanometer technologies. Considering both dynamic and leakage power, a mixed-level power model that combines switch-level models for interconnects and macromodels for look-up tables (LUTs) is developed. Gate-level netlists back-annotated with postlayout capacitances and delays are generated and cycle-accurate power simulation is performed using the mixed-level power model. The resulting power analysis framework is named as fpgaEVA-LP2. Experiments show that fpgaEVA-LP2 achieves high fidelity compared to SPICE simulation, and the absolute error is merely 8% on average. fpgaEVA-LP2 can be used to examine the power impact of FPGA circuits, architectures, and CAD algorithms, and it is used to study the power characteristics of existing FPGA architectures in this paper. It is shown that interconnect power is dominant and leakage power is significant in nanometer technologies. In addition, tuning cluster and LUT sizes lead to 1.7× energy difference and 0.8× delay difference between the resulting min-energy and min-delay FPGA architectures, and FPGA area and power are reduced at the same time by tuning the cluster and LUT sizes. The existing commercial architectures are similar to the min-energy (and min-area at the same time) architecture according to this study. Therefore, innovative FPGA circuits, architectures, and CAD algorithms, for example, considering programmable power supply voltage, are needed to further reduce FPGA power.
  • Keywords
    circuit simulation; field programmable gate arrays; integrated circuit modelling; logic simulation; table lookup; FPGA EVA-LP2; FPGA power characteristics; dynamic power; field programmable gate arrays; interconnect power; leakage power; lookup tables; mixed-level power model; nanometer technologies; power analysis framework; power modeling; switch-level models; Capacitance; Circuit optimization; Circuit simulation; Clustering algorithms; Delay; Field programmable gate arrays; Integrated circuit interconnections; Power generation; SPICE; Table lookup; FPGA architecture; FPGA power model; power characteristics;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2005.852293
  • Filename
    1522438