DocumentCode :
1204809
Title :
Regulated Switched-Capacitor Doubler With Interleaving Control for Continuous Output Regulation
Author :
Su, Feng ; Ki, Wing-Hung ; Tsui, Chi-ying
Author_Institution :
Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong
Volume :
44
Issue :
4
fYear :
2009
fDate :
4/1/2009 12:00:00 AM
Firstpage :
1112
Lastpage :
1120
Abstract :
A dual-branch 1.8 V to 3.3 V regulated switched-capacitor voltage doubler with an embedded low dropout regulator is presented. For the power stage, the power switches are individually controlled by their phase signals using a phase-delayed gate drive scheme, and are turned on and off in proper sequence to eliminate both short-circuit and reversion currents during phase transitions. For the regulator, the two branches operate in an interleaving fashion to achieve continuous output regulation with small output ripple voltage. Dual-loop feedback capacitor multiplier is adopted for loop compensation and a P-switch super source follower with high current sinking capability is inserted to drive switching capacitive load, and push the pole at the gate of the output power transistor to high frequency for better stability. The regulated doubler has been fabricated in a 0.35 mum CMOS process. It operates at a switching frequency of 500 kHz with an output capacitor of 2 muF , and the maximum output voltage ripple is only 10 mV for a load current that ranges from 10 mA to 180 mA. The load regulation is 0.0043%/mA, and the load transient is 7.5 mus for a load change of 160 mA to 10 mA, and 25 mus for a load change of 10 mA to 160 mA.
Keywords :
DC-DC power convertors; capacitors; feedback; multiplying circuits; switched capacitor networks; voltage regulators; P-switch super source follower; continuous output regulation; current 10 mA to 180 mA; dual-loop feedback capacitor multiplier; embedded low dropout regulator; frequency 500 kHz; high current sinking capability; interleaving control; phase-delayed gate drive scheme; power switches; regulated switched-capacitor doubler; size 0.35 mum; voltage 1.8 V to 3.3 V; voltage 10 mV; CMOS process; Capacitors; Feedback loop; Frequency; Interleaved codes; Output feedback; Power generation; Regulators; Stability; Voltage; Charge pump; interleaving; low dropout regulator; reversion current; short-circuit current; switched-capacitor DC-DC converter;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2014727
Filename :
4804965
Link To Document :
بازگشت