Title :
Programmable Architecture for Flexi-Mode QC-LDPC Decoder Supporting Wireless LAN/MAN Applications and Beyond
Author :
Bao, Dan ; Xiang, Bo ; Shen, Rui ; Pan, An ; Chen, Yun ; Zeng, Xiao Yang
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
Abstract :
A programmable architecture is proposed for a flexi-mode quasi-cyclic low-density parity-check code decoder. The proposed architecture has the following advantages: 1) Code rate, length, and pattern can be programmed on the fly; 2) decoding complexity is reduced by algorithm modification; 3) memory read/write operation is reduced by access optimization and hierarchical memory structure; and 4) an early stopping scheme is adopted to give power efficiency, particularly in the low-signal-to-noise-ratio region. A decoder chip is implemented in an SMIC 180-nm 1.8-V CMOS technology. Experimental results show the advantages in terms of flexibility, area, power, and error-correction performance.
Keywords :
CMOS integrated circuits; computational complexity; decoding; metropolitan area networks; parity check codes; programmable logic arrays; wireless LAN; CMOS technology; access optimization; error-correction performance; flexi-mode quasicyclic low-density parity-check code decoder; fleximode QC-LDPC decoder; hierarchical memory structure; low-signal-to-noise-ratio region; programmable architecture; size 180 nm; voltage 1.8 V; wireless LAN-MAN applications; Flexi-mode decoder; iterative decoding; low-density parity-check (LDPC) codes; programmable architecture;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2009.2019395