DocumentCode :
1207228
Title :
A 10-Gb/s CDR/DEMUX with LC delay line VCO in 0.18-μm CMOS
Author :
Rogers, Jonathan E. ; Long, John R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
Volume :
37
Issue :
12
fYear :
2002
fDate :
12/1/2002 12:00:00 AM
Firstpage :
1781
Lastpage :
1789
Abstract :
A monolithic 10-Gb/s clock/data recovery and 1:2 demultiplexer are implemented in 0.18-μm CMOS. The quadrature LC delay line oscillator has a tuning range of 125 MHz and a 60-MHz/V sensitivity to power supply pulling. The circuit meets SONET OC-192 jitter specifications with a measured jitter of 8 ps p-p when performing error-free recovery of PRBS 231-1 data. Clock and data recovery (CDR) is achieved at 10 Gb/s, demonstrating the feasibility of a half-rate early/late PD (with tri-state) based CDR on 0.18-μm CMOS. The 1.9×1.5 mm2 IC (not including output buffers) consumes 285 mW from a 1.8-V supply.
Keywords :
CMOS digital integrated circuits; SONET; delay lines; demultiplexing equipment; digital phase locked loops; integrated circuit noise; jitter; phase detectors; phase noise; synchronisation; voltage-controlled oscillators; 0.18 micron; 0.18-μm CMOS; 1.8 V; 10 Gbit/s; 285 mW; LC delay line VCO; SONET OC-192 jitter specifications; clock recovery; clock/data recovery; data recovery; demultiplexer; early/late bang-bang phase detectors; early/late bang-bang phase-locked loop; error-free recovery; power supply pulling sensitivity; quadrature LC delay line oscillator; tuning range; Clocks; Delay lines; Detectors; Jitter; Optical pulses; Phase detection; Phase locked loops; Pulse amplifiers; SONET; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2002.804337
Filename :
1088107
Link To Document :
بازگشت