Title :
Lumped-circuit model extraction for vias in multilayer substrates
Author :
Fan, Jun ; Drewniak, James L. ; Knighten, James L.
Author_Institution :
NCR Corp., San Diego, CA, USA
fDate :
5/1/2003 12:00:00 AM
Abstract :
Via interconnects in multilayer substrates, such as chip scale packaging, ball grid arrays, multichip modules, and printed circuit boards (PCB) can critically impact system performance. Lumped-circuit models for vias are usually established from their geometries to better understand the physics. This paper presents a procedure to extract these element values from a partial element equivalent circuit type method, denoted by CEMPIE. With a known physics-based circuit prototype, this approach calculates the element values from an extensive circuit net extracted by the CEMPIE method. Via inductances in a PCB power bus, including mutual inductances if multiple vias are present, are extracted in a systematic manner using this approach. A closed-form expression for via self inductance is further derived as a function of power plane dimensions, via diameter, power/ground layer separation, and via location. The expression can be used in practical designs for evaluating via inductance without the necessity of full-wave modeling, and, predicting power-bus impedance as well as effective frequency range of decoupling capacitors.
Keywords :
ball grid arrays; chip scale packaging; equivalent circuits; inductance; multichip modules; printed circuit design; surface mount technology; CEMPIE; ball grid arrays; chip scale packaging; closed-form expression; decoupling capacitors; effective frequency range; element values; full-wave modeling; geometries; lumped-circuit model extraction; multichip modules; multilayer substrates; mutual inductances; partial element equivalent circuit type method; physics-based circuit prototype; power plane dimensions; power-bus impedance; power/ground layer separation; printed circuit boards; self inductance; via diameter; via location; vias; Chip scale packaging; Electronics packaging; Geometry; Inductance; Integrated circuit interconnections; Multichip modules; Nonhomogeneous media; Printed circuits; Solid modeling; System performance;
Journal_Title :
Electromagnetic Compatibility, IEEE Transactions on
DOI :
10.1109/TEMC.2003.810808