DocumentCode :
120748
Title :
FPGA based partial reconfigurable fir filter design
Author :
Rani, J. Sheeba ; Sai Phalghun, C.
Author_Institution :
Indian Inst. of Space Sci. & Technol., Trivandrum, India
fYear :
2014
fDate :
21-22 Feb. 2014
Firstpage :
789
Lastpage :
792
Abstract :
This paper proposes partial reconfigurable FIR filter design using systolic Distributed Arithmetic (DA) architecture optimized for FPGAs. To implement computationally efficient, low power, high speed Finite Impulse Response (FIR) filter a two dimensional fully pipelined structure is used. To reduce the partial reconfiguration time a new architecture for the Look-Up Table (LUT) in distributed arithmetic is proposed. The FIR filter is dynamically reconfigured to realize low pass and high pass filter characteristics by changing the filter coefficients in the partial reconfiguration module. The design is implemented using XUP Virtex 5 LX110T FPGA kit. The FIR filter design shows improvement in configuration time and efficiency.
Keywords :
FIR filters; distributed arithmetic; field programmable gate arrays; table lookup; DA; FPGA based partial reconfigurable FIR filter design; LUT; XUP Virtex 5 LX110T FPGA kit; high speed finite impulse response filter; look-up table; partial reconfiguration time; systolic distributed arithmetic architecture; Adders; Equations; Field programmable gate arrays; Finite impulse response filters; Random access memory; Table lookup; Distributed Arithmetic; Dynamic Partial Reconfiguration; FIR; FPGA; Systolic architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advance Computing Conference (IACC), 2014 IEEE International
Conference_Location :
Gurgaon
Print_ISBN :
978-1-4799-2571-1
Type :
conf
DOI :
10.1109/IAdCC.2014.6779423
Filename :
6779423
Link To Document :
بازگشت