Title :
A novel seven level inverter with reduced number of switches
Author :
Varna, Megha S. ; Jose, Jithin
Author_Institution :
Dept. of EEE, Jyothi Eng. Coll., Thrissur, India
Abstract :
This paper deals with a novel seven level cascaded multilevel inverter. Almost all the drawbacks of the conventional multilevel inverters is rectified by the proposed topology. This topology uses less number of switches (particularly in higher levels) as compared with conventional topology, where it reduces the complexity and overall size of the system which in turn reduces the harmonics and cost of the entire system. Fewer switches will be conducting for specific time intervals so switching loss is also reduced in the proposed topology. A seven level inverter simulation is carried with the implementation of nearest level control. The proposal is validated by extensive simulation studies.
Keywords :
harmonic distortion; invertors; network topology; switches; nearest level control; seven level cascaded multilevel inverter; switches; switching loss; time intervals; Conferences; Decision support systems; Energy measurement; Insulated gate bipolar transistors; Q measurement; Voltage measurement; Total Harmonic Distortion(THD); cascaded multilevel inverter; multilevel inverter;
Conference_Titel :
Electrical Energy Systems (ICEES), 2014 IEEE 2nd International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4799-3738-7
DOI :
10.1109/ICEES.2014.6924184