DocumentCode :
1210669
Title :
Integrated floorplanning with buffer/channel insertion for bus-based designs
Author :
Rafiq, Faran ; Chrzanowska-Jeske, Malgorzata ; Yang, Hannah Honghua ; Jeske, Marcin ; Sherwani, Naveed
Author_Institution :
Dept. of Electr. & Comput. Eng., Portland State Univ., OR, USA
Volume :
22
Issue :
6
fYear :
2003
fDate :
6/1/2003 12:00:00 AM
Firstpage :
730
Lastpage :
741
Abstract :
A new approach to the interconnect-driven floorplanning problem integrates bus planning and is intended for bus-based designs where each bus consists of a large number of wires. The floorplanner optimizes the timing and ensures routability by generating the exact location and shape of interconnects above and between the circuit blocks. Experiments with Microelectronics Center of North Carolina benchmarks clearly show the advantage of integrated floorplanning over the classical floorplan-analysis-and-then-refloorplan approach. Our floorplans are routable, meet all timing constraints, and are on average 12%-13% smaller in area as compared to traditional floorplanning algorithms.
Keywords :
buffer circuits; circuit layout CAD; circuit optimisation; integrated circuit layout; network routing; system buses; buffer insertion; bus planning; bus-based design; channel insertion; circuit routability; integrated circuit layout; interconnect-driven floorplanning algorithm; timing optimization; Application specific integrated circuits; Design optimization; Integrated circuit interconnections; Iterative algorithms; Microelectronics; Microprocessors; Simulated annealing; Timing; Very large scale integration; Wires;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2003.811443
Filename :
1201585
Link To Document :
بازگشت