DocumentCode :
1211649
Title :
Test Structures for the Characterization of MEMS and CMOS Integration Technology
Author :
Lin, Huamao ; Walton, Anthony J. ; Dunare, Camelia C. ; Stevenson, J. Tom M ; Gundlach, Alan M. ; Smith, Stewart ; Bunting, Andrew S.
Author_Institution :
Scottish Microelectron. Centre, Univ. of Edinburgh, Edinburgh
Volume :
21
Issue :
2
fYear :
2008
fDate :
5/1/2008 12:00:00 AM
Firstpage :
140
Lastpage :
147
Abstract :
Test structures have been used to study the feasibility of bonding MEMS to CMOS wafers to create an integrated system. This involves bonding of prefabricated wafers and creating interconnects between the bonded wafers. Bonding of prefabricated wafers has been demonstrated using a chemical-mechanical polishing enabled surface planarization process and an oxygen plasma assisted low temperature wafer bonding process. Two interwafer connection approaches have been evaluated. For an oxide bonding approach, interconnects between wafers are established through contact vias, using a standard multilevel metallization process after the wafer bonding process. Resistances of 3.8-5.2 Omega have been obtained from via chain test structures and an average specific contact resistivity of 1.7 X 10-8 Omega cm2, measured from the single via Kelvin structures. For a direct metal contact approach, electrical connections have been achieved during the bonding anneal stage due to stress relief of the aluminium film.
Keywords :
CMOS integrated circuits; aluminium; annealing; chemical mechanical polishing; contact resistance; integrated circuit interconnections; integrated circuit metallisation; integrated circuit testing; metallic thin films; micromechanical devices; planarisation; wafer bonding; Al; CMOS integration technology; Kelvin structures; MEMS; aluminium film; annealing; chemical-mechanical polishing; direct metal contact approach; electrical interconnects; oxide bonding approach; oxygen plasma assisted low temperature wafer bonding process; specific contact resistivity; standard multilevel metallization process; stress relief; surface planarization process; CMOS technology; Chemical processes; Chemical technology; Contacts; Micromechanical devices; Planarization; Plasma chemistry; Plasma temperature; System testing; Wafer bonding; Chemical–mechanical polishing (CMP); IC interconnections; Kelvin test structure; complementary metal–oxide semiconductor (CMOS)-microelectromechanical systems (MEMS) integration; low-temperature wafer direct bonding; metallization; plasma activation;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2008.2000274
Filename :
4512055
Link To Document :
بازگشت