DocumentCode :
1212095
Title :
Systolic implementation of FIR decimators and interpolators
Author :
Abdel-Raheem, E. ; El-Guibaly, F. ; Antoniou, A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Victoria Univ., BC, Canada
Volume :
141
Issue :
6
fYear :
1994
fDate :
12/1/1994 12:00:00 AM
Firstpage :
489
Lastpage :
492
Abstract :
An algebraic technique for mapping FIR decimator and interpolator algorithms with integer compression/expansion factors on systolic and semisystolic structures is described. The technique is based on the time-domain representation of the algorithms. The advantages of this technique are that it is suitable for describing multirate algorithms and that the required arithmetic operations are explicitly stated. Applying the algebraic technique, various structures can be obtained in which the number of multipliers is reduced in proportion to the decimation or interpolation factor. Pipelining can be introduced at the input and/or the output. An example is given to illustrate the flexibility and simplicity of the proposed technique
Keywords :
FIR filters; digital arithmetic; digital filters; filtering theory; interpolation; pipeline processing; systolic arrays; FIR decimators; FIR interpolators; algebraic technique; algorithm mapping; arithmetic operations; integer compression/expansion factors; multirate algorithms; pipelining; semisystolic structures; systolic implementation; time-domain representation;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:19941525
Filename :
338861
Link To Document :
بازگشت