DocumentCode :
1212117
Title :
Enhancing behavioural-level design flows with statistical power estimation capabilities
Author :
Arts, B. ; Benini, L. ; van der Eng, N. ; Heijligers, M. ; Kenter, A. ; Macii, E. ; Munk, H. ; Theeuwen, F.
Volume :
152
Issue :
6
fYear :
2005
Firstpage :
731
Lastpage :
737
Abstract :
Power estimation of behavioural hardware descriptions is a difficult task, as it entails inferring the hardware architecture on which the behavioural specification will be mapped through synthesis before the synthesis is actually performed. To cope with the uncertainties related to handling behavioural descriptions, the concept of statistical estimation is introduced and how a prototype statistical power estimator has been implemented within a high-level design exploration framework (the AspeCts environment) is presented. The experimental results, obtained on a set of C benchmarks, have shown the feasibility of the proposed approach, both in terms of the accuracy of the power estimates and of the reduction of the execution times.
Keywords :
formal specification; high level synthesis; power consumption; statistical analysis; AspeCts environment; behavioural hardware descriptions; behavioural specification; behavioural-level design flows; high-level design exploration; power estimation; statistical estimation; statistical power estimator;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20045187
Filename :
1528832
Link To Document :
بازگشت