Title :
Testing differential split-level CMOS circuits
Author :
Aziz, S.M. ; Waller, W.A.J.
Author_Institution :
Electron. Eng. Labs., Kent Univ., Canterbury, UK
fDate :
12/1/1994 12:00:00 AM
Abstract :
The paper addresses the problem of testing differential split-level (DSL) CMOS circuits. The behaviour of DSL circuits under single stuck-at, stuck-on and stuck-open faults is analysed. It is shown that most of these faults in DSL circuits cannot be deterministically tested by logic monitoring. However, the presence of any of these faults results in an increase in the steady state power supply current in the circuit when the fault is sensitised. A testing technique based on differential supply current monitoring to detect these faults in DSL integrated circuits is presented
Keywords :
CMOS logic circuits; design for testability; fault diagnosis; integrated circuit layout; logic testing; CMOS circuit testing; DSL circuit design for testability; differential split-level CMOS circuits; differential supply current monitoring; fault detection; layout; steady state power supply current; stuck-at faults; stuck-on faults; stuck-open faults;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19941524