DocumentCode :
1212227
Title :
Hardware-efficient FIR filters with reduced adder step
Author :
Maskell, D.L. ; Liewo, J.
Author_Institution :
Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore
Volume :
41
Issue :
22
fYear :
2005
Firstpage :
1211
Lastpage :
1213
Abstract :
A technique for reducing the hardware complexity of constant coefficient finite impulse response (FIR) digital filters, without increasing the number of adder steps in the multiplier block adders, is presented. The filter coefficients are adjusted so that the number of full adders in the hardware implementation of any coefficient is independent of the coefficient wordlength and the number of shifts between nonzero bits in the coefficient. Results show that the proposed technique achieves a significant reduction in both the multiplier block adders and the multiplier block full adders when compared to existing techniques.
Keywords :
FIR filters; adders; FIR filters; coefficient wordlength; digital filter; filter coefficients; finite impulse response filter; hardware complexity; multiplier block adders; multiplier block fall adders; nonzero bits;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20052559
Filename :
1528844
Link To Document :
بازگشت