DocumentCode :
1213523
Title :
Optimum i-layer width of p-i-n diodes for frequency multipliers
Author :
Sch¿¿neman, Klaus ; M¿¿ller, J¿¿rg
Author_Institution :
Technischen Universit¿¿t Braunschweig, Institut f¿¿r Hochfrequenztechnik, Braunschweig, West Germany
Volume :
2
Issue :
3
fYear :
1978
fDate :
5/1/1978 12:00:00 AM
Firstpage :
75
Lastpage :
82
Abstract :
p-i-n diodes give their best possible performance as charge-storage diodes in frequency multipliers. The paper deals with the optimum design of the diode parameters to minimise the power loss in the diode. D.C. losses due to recombination of charge carriers and ohmic losses due to the ramp voltage during the turn-off transient are shown to be the most important loss components. Because recombination losses dominate for a small and turn-off losses for a large i-layer width, this design parameter can be optimised. Based upon closed-form solutions for the diode current and the various loss components, the optimum i-layer width is determined and related to the doping concentrations in the highly doped contact layers and to the input frequency of the multiplier.
Keywords :
charge storage diodes; frequency multipliers; losses; semiconductor device models; semiconductor diodes; DC losses; PIN diodes; charge storage diodes; doping concentrations; frequency multipliers; model; ohmic losses; optimum i-layer width; power loss; recombination losses; recombination of charge carriers;
fLanguage :
English
Journal_Title :
Solid-State and Electron Devices, IEE Journal on
Publisher :
iet
ISSN :
0308-6968
Type :
jour
DOI :
10.1049/ij-ssed.1978.0035
Filename :
4807584
Link To Document :
بازگشت