DocumentCode :
1214830
Title :
A monolithic 156 Mb/s clock and data recovery PLL circuit using the sample-and-hold technique
Author :
Ishihara, Noboru ; Akazawa, Yukio
Author_Institution :
NTT LSI Labs., Kanagawa, Japan
Volume :
29
Issue :
12
fYear :
1994
fDate :
12/1/1994 12:00:00 AM
Firstpage :
1566
Lastpage :
1571
Abstract :
The PLL circuit described here performs the function of data and clock recovery for random data patterns by using a sample-and-hold technique, and four component circuits (a phase comparator, a delay circuit, a voltage-controlled oscillator, and a S/H switch with a low-pass-filter) were specially designed to further stabilize the PLL operation. A test chip fabricated using Si bipolar process technology demonstrated error-free operation with an input of 223-1 PRBS data at 156 Mb/s. The rms data pattern jitter was reduced to only 1.2 degrees with only an external power supply bypass capacitor
Keywords :
bipolar integrated circuits; digital communication; elemental semiconductors; optical receivers; phase locked loops; sample and hold circuits; silicon; synchronisation; 156 Mbit/s; RMS data pattern jitter; S/H switch; Si; Si bipolar process technology; clock recovery; data recovery; delay circuit; error-free operation; low-pass-filter; monolithic PLL circuit; phase comparator; random data patterns; sample/hold technique; voltage-controlled oscillator; Circuit testing; Clocks; Delay; Error-free operation; Jitter; Phase locked loops; Power supplies; Switches; Switching circuits; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.340432
Filename :
340432
Link To Document :
بازگشت