DocumentCode :
1217286
Title :
A Low-Power Implementation of Asynchronous 8051 Employing Adaptive Pipeline Structure
Author :
Lee, Je-Hoon ; Kim, Young Hwan ; Cho, Kyoung-Rok
Author_Institution :
BK21 Chungbuk Inf. Technol. Center, Chungbuk Nat. Univ., Chungbuk
Volume :
55
Issue :
7
fYear :
2008
fDate :
7/1/2008 12:00:00 AM
Firstpage :
673
Lastpage :
677
Abstract :
This paper presents a low-power implementation of the A8051 processor. It employs an adaptive pipeline structure that allows to skip a redundant stage operation and to combine with the neighboring empty stage. The processor has three features to reduce the power dissipation as well as to improve performance: multilooping control for multicycle instructions, branch predictor for unconditional branches, and a single threading in the EXE stage. The experimental results show that A8051 runs about 1.8 times faster than the synchronous counterpart, CIP51 [reported in the HC8051F0xx Family Datasheet (2002)]. In terms of Et2 , our implementation shows 15 times higher efficiency than that of asynchronous counterpart developed by the Nanyang University [Chang and Gwee (2006)].
Keywords :
asynchronous circuits; logic circuits; pipeline processing; system-on-chip; adaptive pipeline structure; asynchronous 8051 processor; branch predictor; low-power implementation; multicycle instructions; multilooping control; power dissipation; redundant stage operation; Asynchronous logic circuits; computer architecture; microprocessor; pipelines; power analysis;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2008.921589
Filename :
4519392
Link To Document :
بازگشت