DocumentCode :
1221024
Title :
The design and electrical characteristics of high-performance single-poly ion-implanted bipolar transistors
Author :
Tang, Denny Duan-Lee ; Chen, Tze-Chiang ; Chuang, C.T. ; Cressler, John D. ; Warnock, James ; Li, Guann-Pyng ; Polcari, Michael R. ; Ketchen, Mark B. ; Ning, Tak H.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Volume :
36
Issue :
9
fYear :
1989
fDate :
9/1/1989 12:00:00 AM
Firstpage :
1703
Lastpage :
1710
Abstract :
A 0.8 μm high-performance single-poly bipolar transistor with sub-50 ps ECL gate delay is described. The design concepts that distinguish this single-poly transistor from other single-poly transistors are presented, and the process and device parametrics are reviewed. A low-resistance ion-implanted extrinsic base was realized; the sheet resistance was 85 Ω/□ and the junction depth 0.3 μm. A self-aligned profile scheme was implemented to place the heavily doped extrinsic base region 0.2 μm away from the emitter. As with the LDD profile in MOSFETs, a link region of medium implant dose was formed to bridge the intrinsic base and the extrinsic base and to buffer the heavily doped emitter and extrinsic base. The silicon surface was not etched throughout the process, and the surface remained planar during the intrinsic base process to facilitate the formation of a very shallow vertical profile. A base width of 105 nm was obtained. Experimental hardware shows that, at 0.8 μm design rules, the f t of transistors reach 16 GHz. With an optimized link, the emitter-base junction breakdown and collector-emitter punchthrough characteristics are no longer affected by the extrinsic base and correlate well with the intrinsic-base implant. As a result, both high-voltage analog and low-voltage high-speed logic devices can be built on the same chip by applying different implant conditions
Keywords :
bipolar integrated circuits; bipolar transistors; emitter-coupled logic; integrated circuit technology; integrated logic circuits; 0.3 micron; 0.8 micron; 105 nm; 16 GHz; 50 ps; ECL gate delay; HV analog devices; base width; collector-emitter punchthrough characteristics; design; design rules; device parametrics; electrical characteristics; emitter-base junction breakdown; extrinsic base; heavily doped emitter; heavily doped extrinsic base; implant conditions; intrinsic base; ion-implanted bipolar transistors; junction depth; link region of medium implant dose; low-resistance ion-implanted extrinsic base; low-voltage high-speed logic devices; optimized link; polycrystalline Si; self-aligned profile scheme; shallow vertical profile; sheet resistance; single-poly transistor; Bipolar transistors; Bridges; Delay; Electric resistance; Electric variables; Etching; Hardware; Implants; MOSFETs; Silicon;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.34232
Filename :
34232
Link To Document :
بازگشت