DocumentCode :
1223366
Title :
High performance fully-depleted tri-gate CMOS transistors
Author :
Doyle, B.S. ; Datta, S. ; Doczy, M. ; Hareland, S. ; Jin, B. ; Kavalieros, J. ; Linton, T. ; Murthy, A. ; Rios, R. ; Chau, R.
Author_Institution :
Components Res., Intel Corp., Hillsboro, OR, USA
Volume :
24
Issue :
4
fYear :
2003
fDate :
4/1/2003 12:00:00 AM
Firstpage :
263
Lastpage :
265
Abstract :
Fully-depleted (FD) tri-gate CMOS transistors with 60 nm physical gate lengths on SOI substrates have been fabricated. These devices consist of a top and two side gates on an insulating layer. The transistors show near-ideal subthreshold gradient and excellent DIBL behavior, and have drive current characteristics greater than any non-planar devices reported so far, for correctly-targeted threshold voltages. The tri-gate devices also demonstrate full depletion at silicon body dimensions approximately 1.5 - 2 times greater than either single gate SOI or non-planar double-gate SOI for similar gate lengths, indicating that these devices are easier to fabricate using the conventional fabrication tools. Comparing tri-gate transistors to conventional bulk CMOS device at the same technology node, these non-planar devices are found to be competitive with similarly-sized bulk CMOS transistors. Furthermore, three-dimensional (3-D) simulations of tri-gate transistors with transistor gate lengths down to 30 nm show that the 30 nm tri-gate device remains fully depleted, with near-ideal subthreshold swing and excellent short channel characteristics, suggesting that the tri-gate transistor could pose a viable alternative to bulk transistors in the near future.
Keywords :
CMOS integrated circuits; MOSFET; semiconductor device measurement; semiconductor device models; silicon-on-insulator; 30 nm; 60 nm; CMOSFET logic devices; DIBL behavior; SOI substrates; correctly-targeted threshold voltages; drive current characteristics; full depletion; high performance fully-depleted tri-gate CMOS transistors; insulating layer; near-ideal subthreshold gradient; near-ideal subthreshold swing; nonplanar devices; physical gate lengths; short channel characteristics; side gates; silicon body dimensions; three-dimensional simulations; top gate; transistor gate lengths; CMOS technology; Fabrication; FinFETs; Insulation; Logic devices; MOS devices; MOSFETs; Silicon on insulator technology; Thickness control; Threshold voltage;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2003.810888
Filename :
1206858
Link To Document :
بازگشت