DocumentCode :
1225409
Title :
A CMOS 15-bit 125-MS/s Time-Interleaved ADC With Digital Background Calibration
Author :
Lee, Zwei-Mei ; Wang, Cheng-Yeh ; Wu, Jieh-Tsorng
Author_Institution :
Nat. Chiao-Tung Univ., Hsin-Chu
Volume :
42
Issue :
10
fYear :
2007
Firstpage :
2149
Lastpage :
2160
Abstract :
A 15-bit 125-MS/s two-channel time-interleaved pipelined ADC is fabricated in a 0.18 mum CMOS technology, and achieves 91.9 dB SFDR, 69.9 dB SNDR for a 9.99 MHz input. This ADC incorporates a single sample-and-hold amplifier which employs a precharged circuit configuration to mitigate performance requirements for its opamp. Digital background calibration is applied to maintain the conversion linearity of each A/D channel and also correct both gain and offset mismatches between the two channels. Excluding I/O buffers, the chip occupies an area of 4.3 times 4.3 mm2 and dissipates 909 mW from a 1.8 V supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; sample and hold circuits; CMOS time interleaved ADC; digital background calibration; precharged circuit configuration; sample and hold amplifier; Analog-digital conversion; CMOS technology; Calibration; Capacitors; Circuits; Clocks; Feedback; Linearity; Pipelines; Sampling methods; Analog–digital conversion; calibration; sample and hold circuits;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.905293
Filename :
4317700
Link To Document :
بازگشت