DocumentCode :
1225548
Title :
A Power-Efficient Clock and Data Recovery Circuit in 0.18 μm CMOS Technology for Multi-Channel Short-Haul Optical Data Communication
Author :
Tajalli, Armin ; Muller, Paul ; Leblebici, Yusuf
Author_Institution :
Swiss Fed. Inst. of Technol. (EPFL), Lausanne
Volume :
42
Issue :
10
fYear :
2007
Firstpage :
2235
Lastpage :
2244
Abstract :
This paper studies the specifications of gated-oscillator-based clock and data recovery circuits (GO CDRs) designed for short haul optical data communication systems. Jitter tolerance (JTOL) and frequency tolerance (FTOL) are analyzed and modeled as two main design parameters for the proposed topology to explore the main tradeoffs in design of low-power GO CDRs. Based on this approach, a top-down design methodology is presented to implement a low-power CDR unit while the JTOL and FTOL requirements of the system are simultaneously satisfied. Using standard digital 0.18 mum CMOS technology, an 8-channel CDR system has been realized consuming 4.2 mW/Gb/s/channel and occupying a silicon area of 0.045 mm2 /channel, with the total aggregate data bit rate of 20 Gb/s. The measured FTOL is plusmn3.5% and no error was detected for a 231-1 pseudo-random bit stream (PRBS) input data for 30 minutes, meaning that the bit error rate (BER) is smaller than 10-12. Meanwhile, a shared-PLL (phase-locked loop) with a wide tuning range and compensated loop gain has been introduced to tune the center frequency of all CDR channels to the desired value.
Keywords :
CMOS integrated circuits; clocks; data communication equipment; integrated optoelectronics; jitter; optical communication equipment; optical interconnections; phase locked oscillators; synchronisation; CMOS technology; bit error rate; compensated loop gain; data recovery circuit; frequency tolerance; gated-oscillator-based clock; jitter tolerance; multichannel short-haul optical data communication; phase-locked loop; power-efficient clock; pseudo-random bit stream; shared-PLL; size 0.18 micron; Bit error rate; CMOS technology; Circuits; Clocks; Data communication; Frequency; Jitter; Optical design; Power system modeling; Semiconductor device modeling; CMOS integrated circuits; Chip-to-chip interconnection; clock and data recovery circuit; frequency tolerance; gated oscillator; jitter tolerance; optical data communication; short-haul;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.905234
Filename :
4317714
Link To Document :
بازگشت