DocumentCode :
1225573
Title :
Efficient memory IP design for HDTV coding applications
Author :
Hsia, Shih-Chang
Author_Institution :
Dept. of Comput. & Commun. Eng., Nat. Kaohsiung First Univ. of Sci. & Technol., Taiwan
Volume :
13
Issue :
6
fYear :
2003
fDate :
6/1/2003 12:00:00 AM
Firstpage :
465
Lastpage :
471
Abstract :
The memory intellectual property (IP) is a key component for video coding systems as using system on one chip design methodology. In this paper, cost-effective memory design and complex address generation are presented for high-definition television coding applications. The addressing method uses a bit-allocation approach to simplify the computational circuit and significantly improves the memory access speed. For the bit-allocation requirement, a new memory structure is designed using pseudoaddress decoding concept to reduce the I/O complexity and to shorten the access time. The memory IP integrated to practical video coding systems is also presented. The experiments show that the proposed memory IP can provide better performance than the conventional one.
Keywords :
data compression; decoding; high definition television; industrial property; integrated circuit design; integrated memory circuits; video coding; HDTV coding applications; I/O complexity reduction; address generation; addressing method; bit-allocation; chip design; computational circuit; cost-effective memory design; efficient memory IP design; high-definition television coding; memory access speed; memory intellectual property; memory structure; pseudoaddress decoding; video coding systems; Bit rate; Chip scale packaging; Circuits; Decoding; HDTV; Intellectual property; Motion compensation; TV; Video coding; Video compression;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/TCSVT.2003.813418
Filename :
1207404
Link To Document :
بازگشت