Title :
Implementation of vedic multiplier in image compression using DCT algorithm
Author :
Kerur, S.S. ; Narchi, Prakash ; Kittur, Harish M. ; Girish, V.A.
Author_Institution :
Dept. of Electron. & Commun., SDM Coll. of Eng. & Technol., Dharwad, India
Abstract :
Digital multipliers are indispensable in the hardware implementation of many important functions such as DCT, IDCT, FFT etc in signal processing. This paper deals with Design and implementation of Vedic Multipler in Image Compression using DCT algorithm. The DCT (Discrete Cosine Transform) performs spatial compression of the data while IDCT performs decompression of the data. Here, matrix multiplication is one of the important step in both the transforms. Hence, to perform these computations, we introduce Vedic multiplier which is based on Urdhava Tiryakbhyam(vertical and crosswise) sutra. In this paper, we have designed DCT algorithm using Verilog and code is written in Xilinx I.S.E 7.1i version, synthesized on Xilinx Synthesis Tool (XST). We retrieved Register Transfer Logic (RTL) and the simulation results are observed on Modelsim 6.0 Simulator. These simulation results were compared with matlab simulation results. From the comparison, we see that DCT using Vedic Multiplier is efficiently implemented and the proposed Vedic multiplier significantly improves the computational speed involved in multiplication operations of the image processing. Hence, Vedic multipliers can find immense use in applications of image processing to save time and area.
Keywords :
data compression; discrete cosine transforms; hardware description languages; image coding; matrix multiplication; DCT algorithm; FFT; IDCT; Matlab simulation; Modelsim 6.0 Simulator; RTL; Urdhava Tiryakbhyam; Vedic multiplier; Verilog; XST; Xilinx I.S.E 7.1i version; Xilinx synthesis tool; digital multiplier; discrete cosine transform; hardware implementation; image compression; image processing; matrix multiplication; register transfer logic; signal processing; Arrays; Circuits and systems; Clocks; Discrete cosine transforms; Image coding; Mathematical model; Simulation; DCT; Urdhava Tiryakbhyam; Vedic Multiplier;
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2014 2nd International Conference on
Conference_Location :
Combiatore
DOI :
10.1109/ICDCSyst.2014.6926120