DocumentCode :
122756
Title :
FPGA implementation of high speed Vedic multiplier using CSLA for parallel FIR architecture
Author :
Naaz, S. Amina ; Pradeep, M.N. ; Bhairannawar, Satish ; Halvi, Srinivas
Author_Institution :
Dept. of Electron. & Commun., Dayanandasagar Coll. of Eng., Bangalore, India
fYear :
2014
fDate :
6-8 March 2014
Firstpage :
1
Lastpage :
5
Abstract :
In today´s world lots of research work is going in the field of communication and signal processing applications. Every application demands for a higher throughput arithmetic operation. One of the key arithmetic operations is multiplication which takes maximum execution time. The development of efficient multiplier is a subject of interest over decades. So there is a need for an efficient multiplier which obtains higher performance for real time signal processing application. This paper presents the modular design of Vedic multiplier using carry select adder. The delay of proposed multiplier is reduced due to high speed carry select adder. The proposed multiplier is applied to parallel FIR filter. It can be observed that the combinational delay reduced for the proposed multiplier compared to existing architecture.
Keywords :
FIR filters; adders; carry logic; field programmable gate arrays; FPGA implementation; carry select adder; finite impulse response; high speed Vedic multiplier; parallel FIR filter; Adders; Arrays; Delays; Digital signal processing; Finite impulse response filters; Signal processing algorithms; FFA (FAST FIR ALGORITHM); FIR (FINITE IMPULSE RESPONSE); Parallel FIR Architecture; Urdhya Tiryakbhyam; Vedic Mathematics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2014 2nd International Conference on
Conference_Location :
Combiatore
Type :
conf
DOI :
10.1109/ICDCSyst.2014.6926136
Filename :
6926136
Link To Document :
بازگشت