DocumentCode :
122769
Title :
Analysis of stability issues and power efficiency of symmetric and asymmetric low power nanoscaled SRAM cells
Author :
Gupta, Arpan ; Anwer, Hajra ; Reniwal, B.S. ; Vishvakarma, Santosh Kumar
Author_Institution :
VLSI/ULSI Circuit & Syst. Design Lab., Nanoscale Devices, Indian Inst. of Technol., Indore, India
fYear :
2014
fDate :
6-8 March 2014
Firstpage :
1
Lastpage :
6
Abstract :
Over the period of advancements in technology, stability and power-efficiency of the memory cells have proven to be the dire urges. And this has led to the development of various static memory cell topologies. In this paper, analysis of very important factors of merits of Static Random Access Memory (SRAM) i.e. Static Noise Margin (SNM) and total power consumption in 6T, 8T and 5T SRAM cells designed at 65nm UMC CMOS technology is done. The work includes a vivid description of the factors like applied voltage (Vdd) and different process corners affecting the SNMs and power consumption variations along with the simulations. The simulations are well in agreement with the expectations based on the different cell structures and their functionalities.
Keywords :
CMOS memory circuits; SRAM chips; circuit simulation; low-power electronics; nanoelectronics; UMC CMOS technology; low power nanoscaled SRAM cells; power efficiency; size 65 nm; stability issues; static noise margin; static random access memory; total power consumption; Circuit stability; Noise; Power demand; SRAM cells; Stability analysis; Wireless sensor networks; Dynamic Power; Process Corners; Static Noise Margin; Static Power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2014 2nd International Conference on
Conference_Location :
Combiatore
Type :
conf
DOI :
10.1109/ICDCSyst.2014.6926149
Filename :
6926149
Link To Document :
بازگشت