DocumentCode :
122777
Title :
Improved fused floating point add-subtract and multiply-add unit for FFT implementation
Author :
Palsodkar, Prasanna ; Gurjar, A.
Author_Institution :
Dept. of Electron. Eng., Yeshwantrao Chavan Coll. of Eng., Nagpur, India
fYear :
2014
fDate :
6-8 March 2014
Firstpage :
1
Lastpage :
5
Abstract :
This paper describes the design and implementation of user defined fused floating-point arithmetic operations that can be used to implement Radix 2 Fast Fourier Transform (FFT) for complex numbers used in Digital Signal Processing (DSP-C) processors. The design is implemented and simulated by targeting Xilinx vertex 5 FPGA device. This paper describes the optimization of fused floating point modules in terms of area, delay, power and energy. Here we have achieved reduction in area (in terms of LUT required) by 27.09%, reduced delay by 7.10%, reduction in power consumption by 11 % and energy is reduced by 26.22% as compared to discrete implementation.
Keywords :
digital signal processing chips; fast Fourier transforms; field programmable gate arrays; floating point arithmetic; power consumption; DSP-C processors; FFT implementation; Radix 2 fast Fourier transform; Xilinx vertex 5 FPGA device; complex numbers; digital signal processing processors; fused floating point add-subtract unit; fused floating point module optimization; fused floating point multiply-add unit; power consumption; user defined fused floating-point arithmetic operations; Adders; Delays; Digital signal processing; Floating-point arithmetic; Hardware; Integrated circuit modeling; Area; DSP; Delay; FFT; Floating point; Power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2014 2nd International Conference on
Conference_Location :
Combiatore
Type :
conf
DOI :
10.1109/ICDCSyst.2014.6926157
Filename :
6926157
Link To Document :
بازگشت